An efficient march (5n) FSM-based Memory Built-In Self Test (MBIST) architecture

Nguan Kong, T. S. and Alias, N. Ezaila and Hamzah, Afiq and Kamisian, Izam and Peng Tan, M.L. and Sheikh, U. Ullah and Abdul Wahab, Yasmin (2021) An efficient march (5n) FSM-based Memory Built-In Self Test (MBIST) architecture. In: 13th IEEE Regional Symposium on Micro and Nanoelectronics, RSM 2021, 2 - 4 August 2021, Virtual, Kuala Lumpur.

Full text not available from this repository.
Official URL: https://www.scopus.com/inward/record.uri?eid=2-s2....

Abstract

Embedded memory is the most common circuitry in all System on Chip (SoC). It is also a critical circuit that is difficult to be tested effectively and efficiently by using external testing equipment, therefore the testing cost is expensive. Memory Built-in Self Test (MBIST) which is a self-test circuit added to the memory under test is the solution for effective and efficient embedded memory testing. Area overhead and test time are the concern in the memory testing with MBIST. There are many MBIST architectures available such as microcode-based, FSM-Based and Counter-based. Each of the architectures has its own pros and cons. The microcode-based MBIST requires a longer test time and consumes a large area. Above all, FSM-Based MBIST has better area overhead as compare with Microcode-based but it is less flexible. Counter-based MBIST has low area overhead with trade off of less flexibility. The MBIST is exercising based on the testing algorithms such as March algorithms. However, existing March algorithms are of the minimal length on the respective fault. In this paper, a new March-based testing algorithm is proposed, called March (5n) which is using the address for generating data pattern provide an alternative form of March based algorithm and it is implemented with an FSM-Based MBIST that consists of a March (5n) controller, an address generator, a data generator, and a memory interface. It is found that the proposed March (5n) testing algorithm can provide higher fault coverage than conventional MATS+ and test time 1.2 times faster than conventional MATS++ testing algorithms. © 2021 IEEE.

Item Type: Conference or Workshop Item (Paper)
Funders: Research Management Center, Ministry of Higher Education, Malaysia [Grant No: FRGS/1/2019/STG07/UTM/02/3, Q.J130000.2651.16J19], Universiti Teknologi Malaysia
Uncontrolled Keywords: Fault coverage; March(5n); Test time
Subjects: T Technology > TK Electrical engineering. Electronics Nuclear engineering
Divisions: Deputy Vice Chancellor (Research & Innovation) Office > Nanotechnology & Catalysis Research Centre
Depositing User: Ms Zaharah Ramly
Date Deposited: 10 Oct 2023 02:43
Last Modified: 10 Oct 2023 02:43
URI: http://eprints.um.edu.my/id/eprint/35448

Actions (login required)

View Item View Item